

#### Description

The AM6U1114 is a  $7m\Omega$ , 4A single-channel load switch that switches 0.9V to 4.5V power rails. It contains two overcurrent protection modes and configurable slew rate control. The product is packaged in a small 2.0x1.5mm package.

#### Features

- 2.0x1.5x0.55mm U-DFN2015-8 package
- Nominally supports up to 4A

ATLAS

MAGNETICS

- 150Ω discharge resistor
- Two Over Current Protection Modes
  - Short Circuit Current Limit
  - Active Current Limit
- Over Temperature Protection
- RoHS Compliant / Halogen-Free / Pb-Free
- Operating Temperature: -40°C to 85°C
- Operating Voltage: 2.5V to 5.5V

#### **Applications**

- Smartphones
- Tablets
- Notebooks

#### **Functional Block Diagram**









| Pin Description |          |        |                                                                                                                       |  |  |  |  |  |
|-----------------|----------|--------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin #           | Pin Name | Туре   | Pin Description                                                                                                       |  |  |  |  |  |
| 1               | VDD      | Power  | Power supply. Assumes a 0.1µF or larger decoupling capacitor.                                                         |  |  |  |  |  |
| 2               | ON       | Input  | Turns on load switch, active HI. There is an internal pull-down circuit to GND (~5 M $\Omega$ ).                      |  |  |  |  |  |
| 3 – 4           | VIN      | MOSFET | Drain terminal connection for the load switch. Connect at minimum a low-ESR $10\mu F$ capacitor from this pin to GND. |  |  |  |  |  |
| 5 – 6           | VOUT     | MOSFET | Source terminal connection of the load switch. Connect a low-ESR capacitor from this pin to GND.                      |  |  |  |  |  |
| 7               | CAP      | Input  | Connects to a low-ESR ceramic capacitor to set the $V_{OUT}$ slew rate.                                               |  |  |  |  |  |
| 8               | GND      | GND    | Ground.                                                                                                               |  |  |  |  |  |

# **Typical Application Circuit**





**Absolute Maximum Ratings** 

| Parameter          | Description                       | Conditions                               | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------------------|------------------------------------------|------|------|------|------|
| V <sub>DD</sub>    | Power Supply                      |                                          |      | _    | 7    | V    |
| Ts                 | Storage Temperature               |                                          | -65  | _    | 150  | °C   |
| ESD <sub>HBM</sub> | ESD Protection                    | Human Body Model                         | 2000 | _    | _    | V    |
| MSL                | Moisture Sensitivity Level        |                                          |      | 1    |      |      |
| W <sub>DIS</sub>   | Package Power Dissipation         |                                          |      |      | 1    | W    |
| MOSFET<br>IDSpk    | Peak Current from Drain to Source | For no more than 1 ms with 1% duty cycle | _    | _    | 6    | А    |

## **Electrical Characteristics**

 $T_A = -40^{\circ}C$  to 85°C unless otherwise stated. Typical values at  $T_A = 25^{\circ}C$  (unless otherwise stated)

| Parameter         | Description                              | Conditions                                                                                                                | Min.                      | Тур. | Max.            | Unit  |
|-------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------|------|-----------------|-------|
| V <sub>DD</sub>   | Power Supply                             | -40°C to 85°C                                                                                                             | 2.5                       | —    | 5.5             | V     |
| Vin               | Switch Input Voltage.                    | V <sub>IN</sub> ≤ V <sub>DD</sub>                                                                                         | 0.9                       | _    | 4.5             | V     |
| Vih               | High Input Voltage on the ON pin         |                                                                                                                           | 0.85                      | _    | V <sub>DD</sub> | V     |
| VIL               | Low Input Voltage on the ON pin          |                                                                                                                           | -0.3                      | 0    | 0.4             | V     |
| ISHDN             | Input Shutdown Current                   | Disabled, Iout = 0A                                                                                                       | _                         | _    | 100             | nA    |
| lα                | Input Quiescent Current                  | Enabled, Iout = 0A                                                                                                        | _                         | 25   | 50              | μA    |
| Іоит              | Current from Drain to Source             | Continuous                                                                                                                | _                         | —    | 4               | А     |
|                   | Active Current Limit <sup>1</sup>        | MOSFET will automatically limit current when $V_{OUT} > 300 \text{mV}$                                                    | _                         | 6.3  | _               | ٨     |
| ILIMIT            | Short Circuit Current Limit <sup>1</sup> | tit Current Limit <sup>1</sup> MOSFET will automatically limit current when Vout < 300mV                                  |                           |      |                 | A     |
| 550               | Quitab On Desistance                     | T <sub>A</sub> = 25°C; I <sub>OUT</sub> = 100mA                                                                           | _                         | 7.2  | 8.5             |       |
| RDS <sub>ON</sub> | Switch On Resistance                     | T <sub>A</sub> = 85°C; I <sub>OUT</sub> = 100mA                                                                           | _                         | 8.7  | 10.0            | 11122 |
| R <sub>DIS</sub>  | Discharge Resistance                     |                                                                                                                           | 100                       | 150  | 200             | Ω     |
| RPull_Down        | ON pull-down resistance                  | $V_{DD} = V_{ON} = 3.3 V$                                                                                                 | _                         | 5    |                 | MΩ    |
| ton_Delay         | On Delay Time                            | 50% ON to VOUT Ramp Start                                                                                                 | _                         | 215  | 500             | μs    |
|                   |                                          | 10% Vs to 90% Vout                                                                                                        | Configurable <sup>2</sup> |      |                 | V/ms  |
| Vout(SR)          | Slew Rate                                | Example: $V_{DD} = 5.5V$ , $V_{IN} = 3.3V$ ,<br>$C_{SLEW} = 3.9nF$ , $C_{OUT} = 10\mu$ F, $R_{LOAD} = 20\Omega$           | - 4.5 -                   |      |                 |       |
|                   |                                          | 50% ON to 90% V <sub>OUT</sub>                                                                                            | Configurable <sup>2</sup> |      |                 | ms    |
| ton               | Total Turn On Time                       | Example: $V_{DD}$ = 5.5V, $V_{IN}$ = 3.3V,<br>C <sub>SLEW</sub> = 3.9nF, C <sub>OUT</sub> = 10µF, R <sub>LOAD</sub> = 20Ω | — 0.84 —                  |      | _               |       |
| tOFF_Delay        | Off Delay Time                           | 50% ON to V <sub>OUT</sub> Fall Start, $V_{DD}$ = 5.5V, $V_{IN}$ = 3.3V, $R_{LOAD}$ = 20 $\Omega$ , no C <sub>OUT</sub>   | _                         | 6    | _               | μs    |
| Соит              | Output Load Capacitance                  | COUT connected from VOUT to GND                                                                                           | _                         | 10   | 500             | μF    |
| OTD               | Oversterne erstvine Direte stier: 1      | Threshold                                                                                                                 | —                         | 125  | _               | °C    |
| UIP               | Overtemperature Protection '             | Hysteresis                                                                                                                | _                         | 25   |                 | °C    |
| Notes:            |                                          |                                                                                                                           |                           |      | •               |       |

```
tes:
```

Compliance to the datasheet limits is assured by one or more methods: production test, characterization, and/or design. 1.

Refer to typical timing parameter vs. C<sub>SLEW</sub> performance charts for additional information. 2.



## **Typical Performance Characteristics**



Figure 2. RDS<sub>ON</sub> vs. V<sub>IN</sub> and Temperature at V<sub>DD</sub> = 5.5V and I<sub>OUT</sub> = 100mA







Figure 4. Vout Slew Rate vs.  $C_{SLEW}$  and  $V_{IN}$  at  $V_{DD}$  = 3.3V.



## **Application Information**

## **Typical Operation**

For correct operability per the AM6U1114 EC table a proper power-up sequence must be applied. Apply  $V_{DD}$  first, followed by  $V_{IN}$ , then ON signal to power-up the device. In order to control the inrush current from capacitive loads, set a desired linear output slew rate by placing a corresponding  $C_{SLEW}$  capacitor between CAP pin and GND. The greater the capacitor value at CAP pin, the slower the output ramp.

During operation, should a system fault occur, V<sub>IN</sub> should be returned to Recommended Operating Conditions before the load switch is transitioned between its on and off states to reduce out-of-spec transitional stress on the device.

Some typical operation waveforms are illustrated below.



Figure 5. AM6U1114 Typical Power-Up Operation Waveform.  $V_{DD} = V_{IN} = 3.3V$ ,  $R_{LOAD} = 20\Omega$ ,  $C_{OUT} = 10\mu$ F,  $C_{SLEW} = 3.9$ nF.



Figure 6. AM6U1114 Typical Power-Down Operation Waveform.  $V_{DD} = V_{IN} = 3.3V$ ,  $R_{LOAD} = 20\Omega$ ,  $C_{OUT} = 10\mu$ F,  $C_{SLEW} = 3.9$ nF.





Figure 7. AM6U1114 Typical Power-Down Operation Waveform. V<sub>DD</sub> = V<sub>IN</sub> = 3.3V, R<sub>LOAD</sub> = 20Ω, no C<sub>OUT</sub>, C<sub>SLEW</sub> = 3.9nF.



### **Overtemperature Protection**

The AM6U1114 contains an overtemperature protection feature. If the internal junction temperature of the AM6U1114 reaches 125°C, such as during an overcurrent event, the FET is shut off completely so the die can cool. Once the die temperature reaches approximately 100°C Overtemperature Protection will disable and the FET will again be capable of conducting. This event will repeat for as long as the condition exists which causes the die to overheat.

## **Current Limiting Operation**

The AM6U1114 has two types of current limiting triggered by the VOUT pin voltage.

#### **1. Active Current Limit Mode**

When voltage  $V_{OUT} > 300 \text{ mV}$  the output current is initially limited to the Active Current Limit (I<sub>ACL</sub>) specification listed in the Electrical Characteristics table. The ACL monitor's response time is triggered within a few microseconds to sudden (transient) changes in load current. When a load current overload is detected, the ACL monitor increases the FET resistance to keep the current from exceeding the load switch's I<sub>ACL</sub> threshold.

If a load-current overload condition persists where the die temperature rises because of the increased FET resistance, the load switch's internal Thermal Shutdown Protection circuit can be activated. If the die temperature exceeds the listed OTP Threshold specification, the FET is shut Off completely to allow the die to cool. When the die cools by the listed OTP Hysteresis temperature threshold, the FET is allowed to turn back on. This process may repeat as long as the output current overload condition persists.



Figure 8. AM6U1114 ACL Operation Waveform. V<sub>DD</sub> = V<sub>IN</sub> = 3.3V, R<sub>LOAD</sub> = 20Ω, C<sub>OUT</sub> = 10µF, C<sub>SLEW</sub> = 3.9nF. Load Enable signal applies an additional 0.4Ω of load.

An example of the AM6U1114 Active Current Limit is shown above. After power-up, when an overload condition occurs, the part starts to limit the current at the ACL level. Once the overload condition is removed, the part recovers to normal operation.



## 2. Short Circuit Current Limit Mode

The AM6U1114 also contains a short circuit limit, which will trigger in the event that  $V_{OUT}$  is externally limited to 300mV or less due to an improper solder connection or similar defect on the same node as the VOUT pin. During this event, the AM6U1114 will maintain the resistivity of the FET so as to limit the output current of the device to a typical value of 500mA.

If the Short-circuit event is resolved the AM6U1114 will continue its voltage ramp per the slew rate set by the capacitor on the CAP pin.



Figure 9. AM6U1114 SCL Operation Waveform. V<sub>DD</sub> = V<sub>IN</sub> = 3.3V, R<sub>LOAD</sub> = 0.3Ω, C<sub>OUT</sub> = 10µF, C<sub>SLEW</sub> = 3.9nF.

Note: Depending upon factors such as  $V_{IN}$ , the shorted value of  $V_{OUT}$ , and ambient temperature, the AM6U1114 may or may not dissipate enough power to trigger the Overtemperature Protection within the circuit. If the overtemperature protection occurs the part will shut down and retry per the Overtemperature Detection description above.



## Package Top Marking



NN - Identification Code: ARY - Year: 0~9 W - Week: A~Z - 1~26 week a~z - 27~52 week, z represents 52 and 53 week N - Internal Code

## Package Outline Dimensions





| Symbol               | Min.   | Тур.  | Max.  | Symbol | Min.  | Тур.  | Max.  |  |
|----------------------|--------|-------|-------|--------|-------|-------|-------|--|
| A                    | 0.500  | 0.550 | 0.600 | L      | 0.375 | 0.400 | 0.425 |  |
| A1                   | -0.005 | —     | 0.030 | L1     | 0.515 | 0.565 | 0.615 |  |
| A2                   | 0.225  | 0.250 | 0.275 | L2     | 0.135 | 0.185 | 0.235 |  |
| b                    | 0.175  | 0.200 | 0.225 | s      | _     | 0.370 | _     |  |
| D                    | 1.950  | 2.000 | 2.050 | aaa    | _     | 0.050 | _     |  |
| Е                    | 1.450  | 1.500 | 1.550 | ccc    | _     | 0.050 | _     |  |
| е                    | _      | 0.500 | _     |        |       |       |       |  |
| All Dimensions in mm |        |       |       |        |       |       |       |  |



# Suggested Pad Layout

U-DFN2015-8







#### **Recommended Layout**

It is important to have a proper PCB layout for high-performance device operation. The list below provides some basic rules for PCB layout.

- Connect a 0.1µF capacitor from VDD pin to GND. It should be placed as close to the device as possible.
- Place high-quality low-ESR input C<sub>IN</sub> (10µF min) and output C<sub>OUT</sub> capacitors close to the device VIN and VOUT pins to minimize the effects of parasitic inductance.
- Make sure to have a solid Ground connection.
- All traces should be as short, wide and direct as possible.
- VIN and VOUT pins have the most heat dissipation during high-current operations. Use polygon planes and/or 2 oz. copper for VIN and VOUT connections.

The example below illustrates described layout guidelines implementation.





# **Tape and Reel Specifications**

|              | # of<br>Pins | f Nominal Package<br>s Size [mm] |      | Max Units |         | Reel &           | Leader (min) |                | Trailer (min) |                | Таре          | Part          |
|--------------|--------------|----------------------------------|------|-----------|---------|------------------|--------------|----------------|---------------|----------------|---------------|---------------|
| Package Type |              |                                  |      | per Reel  | per Box | Hub Size<br>[mm] | Pockets      | Length<br>[mm] | Pockets       | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| U-DFN2015-8  | 8            | 1.5x2.0x                         | 0.55 | 3,000     | 3,000   | 178/60           | 100          | 400            | 100           | 400            | 8             | 4             |
|              |              |                                  |      |           |         |                  |              |                |               |                |               |               |
| Package Type | A0           | В0                               | К0   | P0        | P1      | P2               | т            | D0             | D1            | E              | F             | w             |
| U-DFN2015-8  | 1.68         | 2.18                             | 0.7  | 4         | 4       | 2                | 0.2          | 1.55           | 0.50          | 1.75           | 3.5           | 8             |





K0

BO



# **Revision History**

| Date              | Version | Change                                                                    |
|-------------------|---------|---------------------------------------------------------------------------|
| November 10, 2023 | Rev.001 | Initial release                                                           |
| February 2, 2024  | Rev.002 | Updated EC Table, waveforms, POD                                          |
| December 17, 2024 | Rev.003 | Updated EC Table, waveforms, and recommended layout. Added LM information |



## Legal Statement

1. ATLAS MAGNETICS (AM) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of AM's products described herein and application examples. AM does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with AM's products. AM's products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate AM products for their applications, (b) evaluating the suitability of AM's products for their intended applications, (c) ensuring their applications, which incorporate AM's products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. AM assumes no liability for any application-related information, support, assistance or feedback that may be provided by AM from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold AM and all companies whose products are represented herein or on AM's websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. AM does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on AM's website) under this document.

5. AM does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. AM's products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use AM's products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold AM and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. AM does not warrant that information contained in this document is error-free and AM is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, AM reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by AM.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. AM assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

#### 9. This Notice may be periodically updated.

The Atlas Magnetics logo is a trademark of Atlas Magnetics Co in the United States and other countries. All other trademarks are the property of their respective owners.

© 2024 Atlas Magnetics Co. All Rights Reserved.

www.atlasmagnetics.com